#### 200332X

# CS 4553 : SCIENTIFIC COMPUTING DEPENDENCY ANALYSIS AND SCHEDULING REPORT

\_\_\_\_\_

Exo is a low-level user-schedulable language to help performance engineers optimize high-performance computing kernels on new hardware accelerators in an efficient way.

## Step 01

## 1.1 Scheduling Primitives

A1: Loop Transformations: To modify loop structures

- reorder\_loops(p, loops): Changes the nesting order of loops
- divide loop(p, loop, c, [i0, i1], tail strategy): Splits a loop into chunks
- divide\_with\_recompute(...): Similar to divide\_loop(p, loop, c, [i0, i1], tail\_strategy), but recalculates some values to make it useful when recomputation is cheaper than memory access.
- mult\_loops(p, loops, k): Loops are merged by multiplying their iteration spaces
- cut\_loop(p, loop, e): Splits a loop into two at a specific iteration
- join\_loops(p, loop1, loop2): Merges adjacent loops with identical bodies
- shift loop(p, loop, e): Changes the loop's start point
- fission(p, gap): Splits a loop body into multiple loops
- remove\_loop(p, loop): Eliminates a loop if it iterates only once or is unnecessary
- add loop(p, s, i, hi, guard): Adds a loop around a statement block
- unroll\_loop(p, loop, hi): Replaces a loop with repeated statements

A2: Code Rearrangement: To change the order of statements or expressions

- reorder\_stmts(p, s1, s2): Swaps the order of two statements when they do not interfere.
- commute\_expr(p, e): Changes the order of operands in commutative expressions like
   x + y to y + x

A3: Scope Transformations: To restructure the program's control flow

- specialize(p, s, conds): Splits a block into conditionally executed sub blocks based on boolean conditions
- fuse(p, scope, scope2): Merges multiple loops or conditional blocks into one when their iterations or conditions align
- lift\_scope(p, scope): Moves inner scopes outward when possible

A4. Multiple Procedures: To restructure code across function boundaries

- inline(p, foo): Replaces a function call with the function body
- replace(p, s, instr): Swaps a statement with a new one
- call\_eqv(p, foo, bar): Replaces a function with an equivalent
- extract\_subproc(p, s, foo): Turns a code block into a separate function

## A5. Buffer Transformations: To modify buffer allocations/ dimensions and structure

#### Allocation and Reuse

- lift\_alloc(p, a): Moves buffer allocation outside a loop to avoid redundant allocations when dimensions are loop invariant.
- sink\_alloc(p, a): Moves buffer allocation inside a loop to minimize its lifetime if the buffer is used only inside the loop.
- delete\_buffer(p, a): Removes an unused buffer
- reuse buffer(p, a, b): Reuses buffer a in place of b when both are compatible t

#### **Dimension Transformations**

- resize\_dim(...): Adjusts the size of a buffer dimension by shifting or folding
- expand\_dim(p, a, sz, e): Adds a dimension to a buffer
- rearrange\_dim(p, a, pvec): Changes the order of buffer dimensions like from NHWC to NCHW

## Reshape and Indexing

- divide\_dim(p, a, dim, c): Splits a dimension into two by factoring it into chunks of size c.
- mult\_dim(p, a, dim1, dim2): Merges two dimensions into one for flattened access or reshaping tensors.
- unroll\_buffer(p, a, dim): Converts a dimension into separate buffer elements when size is constant
- bind\_expr(p, e, a, cse): Binds a sub expression to a buffer to eliminate redundant computations.

#### Staging

• stage\_mem(p, s, a, w, tmp): Creates a temporary buffer to hold a local window (tile) of a buffer a

A6: Simplification: To simplify the code to avoid complex and unnecessary executions

- simplify(p): Performs arithmetic simplifications and basic branch elimination
- eliminate\_dead\_code(p, scope): Removes branches of code that are never executed based on known boolean conditions.
- rewrite\_expr(p, e, e'): Replaces expression e with e' throughout the code.
- merge\_writes(p, s1, s2): Combines consecutive writes to the same variable x into one, where possible.
- inline\_window(p, w): Inlines the definition of window w directly into the code.
- inline\_assign(p, x = e): Replaces assignments to variable x with its value e across the code.

#### A7: Backend-Checked Annotations: To enable validations on backend

- set\_memory(p, a, MEM'): Sets a new memory access annotation for buffer a.
- set\_precision(p, a, T'): Changes the precision type of value a to T'.
- parallelize\_loop(p, loop): Annotates a loop to be executed in parallel.
- set\_window(p, a): Updates the window shape of buffer a.

A8 : Configuration State : To modify config field

- bind\_config(p, e, cfg, field): Binds a value e to a configuration field during execution.
- delete\_config(p, cfg.field = \_): Removes a configuration field assignment.
- write\_config(p, gap, cfg, field, e): Updates the configuration field cfg.field with a new value e.

# 1.2: Implementation of Scheduling Primitives using different architectures

## A1: Loop Transformations

| Pthreads             | <ul> <li>Transformations like divide_loop and reorder_loops can split loops into segments and reorder loop nesting to improve cache locality, enabling greater load balancing and efficient scheduling of threads.</li> <li>Unrolling reduces loop overhead by minimizing loop control instructions, which is helpful in enhancing multithreading performance.</li> <li>Shift loops balance the work among threads by shifting the starting position of the loop.</li> </ul> |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CUDA                 | <ul> <li>Through transformations like divide_loop and join_loops, work can be mapped onto different threads or thread blocks in an effective way, leading to optimized GPU kernel execution.</li> <li>Reordering loops can align memory accesses to improve memory coalescing and reduce memory transaction overhead.</li> <li>CUDA highly benefits from loop unrolling, which reduces control flow instructions and fills the GPU instruction pipeline better</li> </ul>    |
| Vector<br>Extensions | <ul> <li>Unrolling allows several data points to be combined in one iteration so that SIMD units can process them in parallel.</li> <li>Loop reordering optimizes data locality to access data sequentially to keep the vector registers busy and reduce memory access latencies.</li> </ul>                                                                                                                                                                                 |

## A2: Code Rearrangement

| Pthreads | <ul> <li>By rearranging code to place nearby data together, memory access can be coalesced, reducing cache misses and multithreaded program efficiency.</li> <li>By carefully rearranging statements, threads can carry out independent work without synchronization or communication, reducing bottlenecks.</li> </ul> |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CUDA     | Rearranging code so that threads access memory in a coalesced manner optimizes GPU memory bandwidth.                                                                                                                                                                                                                    |

|                      | Statement reordering in kernel code can minimize dependencies, obtaining greater utilization of the warp-level parallelism of the GPU.                                                                             |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vector<br>Extensions | Code reordering so that multiple data points are processed in a contiguous fashion allows SIMD instructions to process data more effectively, reducing overhead from branch misprediction and memory misalignment. |

# A3: Scope Transformations

| Pthreads             | <ul> <li>Scope modification can break down a large issue into tiny sub-tasks that can be run in parallel by several threads, streamlining workload distribution and parallelism.</li> <li>Minimizing the scope of critical sections can minimize the amount of code that must be locked, thus decreasing contention between threads.</li> </ul> |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CUDA                 | <ul> <li>By restructuring the scope of kernel launches, workloads can be divided into smaller kernels that better utilize the GPU's architecture and memory resources.</li> <li>Scope transformations can be utilized to reduce branch divergence within warps, improving the overall execution efficiency on CUDA devices.</li> </ul>          |
| Vector<br>Extensions | Control flow transformations can prevent branch divergence bottlenecks by rearranging loops and conditions to more closely fit SIMD execution, allowing the processor to execute vectorized operations without interruption.                                                                                                                    |

# A4: Multiple Procedures

| Pthreads | <ul> <li>Breaking up large functions into small, independent procedures allows for more parallelism between threads. Small functions also reduce synchronization overhead.</li> <li>Dividing tasks into separate procedures allows the CPU's cache to hold more useful information, with less cache misses during runtime.</li> </ul> |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CUDA     | <ul> <li>By placing computations in separate procedures or kernels,<br/>workloads can be more evenly distributed across thread blocks.</li> <li>Each kernel can focus on various aspects of computation, with<br/>minimal thread contention.</li> </ul>                                                                               |

|                      | Procedures can be coded to take advantage of shared memory and registers in CUDA, reducing memory latency.                                                                                          |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vector<br>Extensions | <ul> <li>Splitting tasks into separate functions reduces instruction overlap<br/>and ensures SIMD instructions are only used where needed,<br/>getting the best out of vector registers.</li> </ul> |

## A5: Buffer Transformations

| Pthreads             | <ul> <li>Buffer transformations can be utilized to allocate buffers in contiguous memory locations to improve cache efficiency when threads access the buffers.</li> <li>By altering buffer sizes and memory layouts, work can be distributed between threads, improving performance and reducing memory contention.</li> </ul> |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CUDA                 | <ul> <li>Buffer transformations can rearrange data storage in shared memory, reducing global memory accesses and improving memory throughput.</li> <li>Buffers can be constructed to ensure that threads access memory in a coalesced pattern, reducing global memory access latency.</li> </ul>                                |
| Vector<br>Extensions | Buffers can be aligned to ensure that memory accesses are aligned with the SIMD instruction set requirements. This reduces memory access penalties and improves performance.                                                                                                                                                    |

# A6: Simplification

| Pthreads             | <ul> <li>By eliminating redundant operations and loops, you reduce overhead, allowing threads to focus on valuable computation.</li> <li>Simplified code reduces usage of complex synchronization, improving parallelism and reducing thread contention.</li> </ul> |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CUDA                 | Lower CUDA kernel complexity can result in fewer instruction pipelines, reducing execution time and improving GPU performance. Removing redundant calculations or memory operations can execute the code faster.                                                    |
| Vector<br>Extensions | Lowering control flow complexity and eliminating unnecessary branching can allow more efficient use of SIMD execution, where all lanes within a vector perform the same operation in parallel.                                                                      |

## A7: Backend-Checked Annotations

| Pthreads             | Backend-checked annotations can ensure that thread synchronization and memory access patterns are correct, preventing race conditions and memory corruption, which can result in better stability and performance in multithreaded environments |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CUDA                 | By inserting backend annotations for CUDA kernel launches and<br>memory access, we can identify inefficiencies like<br>underutilization of threads or non-optimal memory access<br>patterns, for better kernel performance.                     |
| Vector<br>Extensions | Annotations can check if the program is exploiting the complete capability of SIMD lanes and vector registers, and help find bottlenecks and potential inefficiencies in vectorized code.                                                       |

## A8: Configuration State

| Pthreads             | Changing the configuration can help in adjusting the number and scheduling of threads, to maximize CPU core utilization and minimize contention.                                           |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CUDA                 | The configuration state change of kernel launches can optimize the thread block sizes and grid sizes, so as to make the best use of the GPU resources.                                     |
| Vector<br>Extensions | Tweaking the configuration for how vector operations are<br>performed like choosing appropriate vector lengths can improve<br>SIMD performance via better utilization of vector registers. |

## Step 02

Please refer to <a href="https://github.com/Zury7/exo-QuizTry">https://github.com/Zury7/exo-QuizTry</a> for the changed code.

## Step 03

Quiz 1

## **Incorrect Output:**

```
PS C:\Users\ASUS\Downloads\exo-QuizTry\examples\quiz1> exocc quiz1.py

def vec_double_optimized(N: size, inp: f32[N] @ DRAM, out: f32[N] @ DRAM):
    assert N % 8 == 0
    two_vec: R[8] @ AVX2
    for ii in seq(0, 8):
        two_vec[ii] = 2.0

for io in seq(0, N / 8):
        out_vec: f32[8] @ AVX2
    inp_vec: f32[8] @ AVX2
    inp_vec: f32[8] @ AVX2
    for i0 in seq(0, 8):
        inp_vec[i0] = inp[i0 + 8 * i0]
    for ii in seq(0, 8):
        out_vec[ii] = two_vec[ii] * inp_vec[ii]
    for i0 in seq(0, 8):
        out[i0 + 8 * i0] = out_vec[i0]
```

Based on the incorrect output shown above, the buggy code has the form of vectorized SIMD operations but does not use real vector intrinsics. Thus it emulates vector operations by looping over array elements manually, but the operations remain scalar not parallelized.

#### Solution:

For enabling parallel processing, memory buffers such as inp\_vec, out\_vec, and two\_vec must be decorated as AVX2.

```
# Replace with AVX instructinos
avx_instrs = [vector_assign_two, vector_multiply, v
# Set the memory types to be AVX2 vectors
for name in ["two", "out", "inp"]:
    p = set_memory(p, f"{name}_vec", AVX2)

p = replace_all(p, avx_instrs)
```

It accomplishes memory type annotations to enable replace\_all(p, avx\_instrs) to substitute the scalar code using vector intrinsics.

## **Corrected Output:**

```
PS C:\Users\ASUS\Downloads\exo-QuizTry\examples\quiz1> exocc quiz1.py
def vec_double_optimized(N: size, inp: f32[N] @ DRAM, out: f32[N] @ DRAM):
    assert N % 8 == 0
    two_vec: R[8] @ AVX2
    vector_assign_two(two_vec[0:8])
    for io in seq(0, N / 8):
        out_vec: f32[8] @ AVX2
        inp_vec: f32[8] @ AVX2
        vector_load(inp_vec[0:8], inp[8 * io + 0:8 * io + 8])
        vector_multiply(out_vec[0:8], two_vec[0:8], inp_vec[0:8])
        vector store(out[8 * io + 0:8 * io + 8], out vec[0:8])
```

#### Quiz 2

#### Incorrect output:

```
    PS C:\Users\ASUS\Downloads\exo-QuizTry\examples\quiz2> exocc quiz2.py

     Traceback (most recent call last):
         File "frozen runpy>", line 198, in _run_module_as_main
File "frozen runpy>", line 88, in _run_code
         File "C:\Users\ASUS\AppData\Local\Programs\Python\Python313\Scripts\exocc.exe\_main__.py", line 7, in <module>
               sys.exit(main())
         File "C:\Users\ASUS\AppData\Local\Programs\Python\Python313\Lib\site-packages\exo\main.py", line 58, in main
               for proc in get procs from module(load user code(mod))
         \label{local_programs_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python_python
                loader.exec_module(user_module)
          File "<frozen importlib._bootstrap_external>", line 1026, in exec_module
          File "<frozen importlib._bootstrap>", line 488, in _call_with_frames_removed
          File "C:\Users\ASUS\Downloads\exo-QuizTry\examples\quiz2\quiz2.py", line 52, in <module>
                w = wrong_schedule(scaled_add)
          File "C:\Users\ASUS\Downloads\exo-QuizTry\examples\quiz2\quiz2.py", line 48, in wrong_schedule
                p = fission(p, vector_assign.after())
         File "C:\Users\ASUS\AppData\Local\Programs\Python\Python313\Lib\site-packages\exo\API_scheduling.py", line 100, in _call_return self.func(*bound_args.args, **bound_args.kwargs)
```

#### Problem

The code does unsafe loop fission, which creates a compiler error as above. The fission is initiated after vector allocation (vec\_1) within an inner loop, causing invalid handling of memory in the process of exo scheduling.

#### Solution

Lift vector allocations out of the loop before fission

```
for i in range(num_vectors):

vector_reg = p.find(f"vec: _ #{i}")

p = expand_dim(p, vector_reg, 8, "ii")

p = lift_alloc(p, vector_reg)

for i in range(num_vectors):

vector_assign = p.find(f"vec = _ #{i}")

p = fission(p, vector_assign.after())
```

## **Corrected Output:**

```
PS C:\Users\ASUS\Downloads\exo-QuizTry\examples\quiz2> exocc quiz2.py
 def scaled_add_scheduled(N: size, a: f32[N] @ DRAM, b: f32[N] @ DRAM,
                           c: f32[N] @ DRAM):
     assert N % 8 == 0
      for io in seq(0, N / 8):
          vec: R[8] @ DRAM
         vec_1: R[8] @ DRAM
         vec 2: f32[8] @ DRAM
         vec 3: R[8] @ DRAM
         vec_4: R[8] @ DRAM
          vec_5: f32[8] @ DRAM
         for ii in seq(0, 8):
             vec 1[ii] = 2
          for ii in seq(0, 8):
             \text{vec}_2[ii] = a[8 * io + ii]
          for ii in seq(0, 8):
             vec[ii] = vec 1[ii] * vec 2[ii]
          for ii in seq(0, 8):
             vec_4[ii] = 3
          for ii in seq(0, 8):
             vec_{5}[ii] = b[8 * io + ii]
          for ii in seq(0, 8):
             vec 3[ii] = vec 4[ii] * vec 5[ii]
          for ii in seq(0, 8):
             c[8 * io + ii] = vec[ii] + vec_3[ii]
```

#### Quiz 3:

#### Problem:

The bug is because the get\_loops\_at\_or\_above function includes only the loops over xo\_loop (the yo\_loop) but not the xo\_loop itself incorrectly. Thus, the memory optimization is done incorrectly, and the width dimension (W) isn't minimized as needed as shown below.

## **Incorrect output:**

Please find on the other page

```
PS C:\Users\ASUS\Downloads\exo-QuizTry\examples\quiz3> exocc quiz3.py
 def tile_and_fused_blur_scheduled(W: size, H: size, blur_y: ui16[H, W] @ DRAM,
                                   inp: ui16[H + 2, W + 2] @ DRAM):
      assert H % 32 == 0
     assert W % 256 == 0
     blur_x: ui16[34, W] @ DRAM
     for yo in seq(0, H / 32):
         for xo in seq(0, W / 256):
             for yi in seq(0, 34):
                 for xi in seq(0, 256):
                     blur_x[yi + 32 * yo - 32 * yo, xi + 256 *
                            xo] = (inp[yi + 32 * yo, xi + 256 * xo] +
                                   inp[yi + 32 * yo, 1 + xi + 256 * xo] +
                                   inp[yi + 32 * yo, 2 + xi + 256 * xo]) / 3.0
             for yi in seq(0, 32):
                 for xi in seq(0, 256):
     assert H % 32 == 0
     assert W % 256 == 0
     blur_x: ui16[34, W] @ DRAM
     for yo in seq(0, H / 32):
         for xo in seq(0, W / 256):
             for yi in seq(0, 34):
                 for xi in seq(0, 256):
                     blur_x[yi + 32 * yo - 32 * yo, xi + 256 *
                            xo] = (inp[yi + 32 * yo, xi + 256 * xo] +
                                   inp[yi + 32 * yo, 1 + xi + 256 * xo] +
     assert H % 32 == 0
     assert W % 256 == 0
     blur_x: ui16[34, W] @ DRAM
     for yo in seq(0, H / 32):
         for xo in seq(0, W / 256):
             for yi in seq(0, 34):
                 for xi in seq(0, 256):
     assert H % 32 == 0
     assert W % 256 == 0
     blur_x: ui16[34, W] @ DRAM
     for yo in seq(0, H / 32):
     assert H % 32 == 0
     assert W % 256 == 0
     assert H % 32 == 0
     assert H % 32 == 0
     assert W % 256 == 0
     blur x: ui16[34, W] @ DRAM
  for yo in seq(0, H / 32):
       for xo in seq(0, W / 256):
           for yi in seq(0, 34):
               for xi in seq(0, 256):
                   blur_x[yi + 32 * yo - 32 * yo, xi + 256 *
                          xo] = (inp[yi + 32 * yo, xi + 256 * xo] +
                                  inp[yi + 32 * yo, 1 + xi + 256 * xo] +
                                  inp[yi + 32 * yo, 2 + xi + 256 * xo]) / 3.0
           for yi in seq(0, 32):
               for xi in seq(0, 256):
                   blur y[yi + 32 * yo, xi + 256 * xo] = (
                       blur_x[yi + 32 * yo - 32 * yo, xi + 256 * xo] +
                       blur_x[1 + yi + 32 * yo - 32 * yo, xi + 256 * xo] +
                       blur_x[2 + yi + 32 * yo - 32 * yo,
                              xi + 256 * xo]) / 3.0
```

#### Solution:

Modify the  $get_loops_at_or_above$  function to include the xo\_loop by changing loops = [] into loops = [cursor].

```
def get_loops_at_or_above(cursor):
    loops = [cursor]
    while not isinstance((parent := cursor.parent()), InvalidCursor):
    loops.append(parent)
    cursor = parent
    return list(reversed(loops))
```

## **Corrected Output:**

```
PS C:\Users\ASUS\Downloads\exo-QuizTry\examples\quiz3> exocc quiz3.py
  def tile_and_fused_blur_scheduled(W: size, H: size, blur_y: ui16[H, W] @ DRAM,
                                          inp: ui16[H + 2, W + 2] @ DRAM):
      assert H % 32 == 0
      assert W % 256 == 0
      for yo in seq(0, H / 32):
           blur x: ui16[34, 256] @ DRAM
           for xo in seq(0, W / 256):
                for yi in seq(0, 34):
                    for xi in seq(0, 256):
                         blur_x[yi + 32 * yo - 32 * yo, xi + 256 * xo - 256 *
xo] = (inp[yi + 32 * yo, xi + 256 * xo] +
inp[yi + 32 * yo, 1 + xi + 256 * xo] +
inp[yi + 32 * yo, 2 + xi + 256 * xo]) / 3.0
                for yi in seq(0, 32):
                    for xi in seq(0, 256):
                         blur_y[yi + 32 * yo, xi +
                                 256 * xo] = (blur_x[yi + 32 * yo - 32 * yo,
                                                         xi + 256 * xo - 256 * xo] +
                                                 blur_x[1 + yi + 32 * yo - 32 * yo,
                                                         xi + 256 * xo - 256 * xo] +
                                                 blur_x[2 + yi + 32 * yo - 32 * yo,
                                                         xi + 256_* xo - 256 * xo]) / 3.0
```